## 1 Differences

## 1.1 Differences Among Specifications

Table 1-1 describes the differences among the specifications of the Hi3520D, Hi3515A, Hi3515C, and Hi3520A.

**Table 1-1** Differences among the specifications of the Hi3520D, Hi3515A, Hi3515C, and Hi3520A

| Item                    | Hi3520D                                                                                                                                                                                                                                  | Hi3515A                                                                                                                                                                                                                                  | Hi3515C                                                                                                                                 | Hi3520A                                                                                                                                                                                                |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Physical specifications | <ul> <li>Package type:<br/>EPAD-LQFP256</li> <li>Body size: 28 mm x<br/>28 mm (1.10 in. x<br/>1.10 in.)</li> <li>Lead pitch: 0.4 mm<br/>(0.02 in.)</li> <li>Operating voltage:<br/>1.25 V/1.5 V/3.3 V.<br/>The 2.5 V power is</li> </ul> | <ul> <li>Package type:<br/>EPAD-LQFP256</li> <li>Body size: 28 mm x<br/>28 mm (1.10 in. x<br/>1.10 in.)</li> <li>Lead pitch: 0.4 mm<br/>(0.02 in.)</li> <li>Operating voltage:<br/>1.25 V/1.5 V/3.3 V.<br/>The 2.5 V power is</li> </ul> | • Package type: EPAD-LQFP256 • Body size: 28 mm x 28 mm (1.10 in. x 1.10 in.) • Lead pitch: 0.4 mm (0.02 in.) • Operating voltage: 1.25 | <ul> <li>Package type: EHS-FCBGA449</li> <li>Body size: 19 mm x 19 mm (0.75 in. x 0.75 in.)</li> <li>Ball pitch: 0. 8 mm (0.03 in.) in the core area and 0.65 mm (0.026 in.) in other areas</li> </ul> |
|                         | not required.  • Power consumption: 2.5 W typical power consumption. The core power is 2 A DC/DC.                                                                                                                                        | not required.  • Power consumption: 2.5 W typical power consumption. The core power is 2 A DC/DC.                                                                                                                                        | V/1.5 V/3.3 V. The 2.5 V power is not required.  Power consumption: 2.5 W typical power consumption. The core power is 2 A DC/DC.       | <ul> <li>Operating voltage:<br/>1.0 V/1.5 V/2.5<br/>V/3.3 V</li> <li>Power consumption:<br/>3.5 W typical power<br/>consumption. The<br/>core power is 4 A<br/>DC/DC.</li> </ul>                       |



| Item                                                 | Hi3520D                                                                                                                                                                                                                                  | Hi3515A                                                                                                                                                                                        | Hi3515C                                                                                                                                                     | Hi3520A                                                                                                                         |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| New specifications                                   | <ul> <li>2-layer printed circuit board (PCB)</li> <li>Real-time clock (RTC) supporting an independent power supply system</li> <li>Output video AD clock</li> <li>Audio CODEC clock. The external clock chip is not required.</li> </ul> | <ul> <li>2-layer PCB</li> <li>RTC supporting an independent power supply system</li> <li>Output video AD clock</li> <li>Audio CODEC clock. The external clock chip is not required.</li> </ul> | 2-layer PCB     RTC supporting an independent power supply system     Output video AD clock     Audio CODEC clock. The external clock chip is not required. | 2-layer PCB (not supported)                                                                                                     |
| Processor                                            | ARM Cortex<br><u>A9@Max. 660</u> MHz<br>128 KB L2 cache                                                                                                                                                                                  | ARM Cortex<br>A9@Max. 600 MHz<br>128 KB L2 cache                                                                                                                                               | ARM Cortex<br>A9@Max. 600<br>MHz<br>128 KB L2 cache                                                                                                         | ARM Cortex A9@Max. 930 MHz 256 KB L2 cache                                                                                      |
| H.264<br>encoding/dec<br>oding<br>performance        | 4xD1+4xCIF<br>encoding+4xD1<br>decoding<br>8xCIF<br>encoding+8xD1<br>decoding                                                                                                                                                            | 4xD1+4xCIF<br>encoding+1xD1<br>decoding                                                                                                                                                        | 4xD1+4xCIF<br>encoding+1xD1<br>decoding                                                                                                                     | 4xD1+4xCIF<br>encoding+4xD1<br>decoding                                                                                         |
|                                                      | 4x960H+4xCIF<br>encoding+1x960H<br>decoding                                                                                                                                                                                              | 4x960H@20fps<br>+4xCIF@20fps<br>encoding+1x960H<br>@20 fps decoding                                                                                                                            | 4x960H@20fps<br>+4xCIF@20fps<br>encoding+1x960H<br>@20 fps decoding                                                                                         | 4x960H+4xCIF<br>encoding+1x960H<br>decoding                                                                                     |
|                                                      | 8xCIF encoding<br>+8xCIF decoding                                                                                                                                                                                                        | Not supported                                                                                                                                                                                  | Not supported                                                                                                                                               | 8xCIF encoding<br>+8xCIF decoding                                                                                               |
|                                                      | 16xCIF encoding<br>+16xCIF decoding                                                                                                                                                                                                      | Not supported                                                                                                                                                                                  | Not supported                                                                                                                                               | 16xCIF encoding<br>+16xCIF decoding                                                                                             |
|                                                      | 8xD1 decoding                                                                                                                                                                                                                            | 4xD1 decoding                                                                                                                                                                                  | 4xD1 decoding                                                                                                                                               | 8xD1 decoding                                                                                                                   |
|                                                      | 4x720p decoding                                                                                                                                                                                                                          | 2x720p decoding                                                                                                                                                                                | 2x720p decoding                                                                                                                                             | 4x720p decoding                                                                                                                 |
|                                                      | 2x1080p decoding                                                                                                                                                                                                                         | 1x1080p decoding                                                                                                                                                                               | 1x1080p decoding                                                                                                                                            | 2x1080p decoding                                                                                                                |
| Limitation on<br>H.264<br>encoding/dec<br>oding APIs | <ul> <li>At most 64 encoding channels</li> <li>At most 64 D1 encoding channels</li> <li>At most 64 decoding channels</li> </ul>                                                                                                          | <ul> <li>At most eight encoding channels</li> <li>At most four D1 encoding channels</li> <li>At most four decoding channels</li> </ul>                                                         | <ul> <li>At most eight encoding channels</li> <li>At most four D1 encoding channels</li> <li>At most four decoding channels</li> </ul>                      | <ul> <li>At most 72 encoding channels</li> <li>At most 72 D1 encoding channels</li> <li>At most 64 decoding channels</li> </ul> |



| Item                | Hi3520D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Hi3515A                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Hi3515C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Hi3520A                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Video input<br>(VI) | Two VI devices     Configurable VI data line sequences (The traces cannot cross when the ADCs with various line sequences are connected. For details, see section 1.2.11 "VI Interface" in the Hi3520D Hardware Design User Guide.)     Luminance statistics                                                                                                                                                                                                                                                      | <ul> <li>One VI device. Only VIU0 is available, and the VIU1 pins are used as GPIO pin.</li> <li>BT.1120 timing (not supported)</li> <li>Luminance statistics</li> </ul>                                                                                                                                                                                                                                                                                 | <ul> <li>One VI device.         Only VIU0 is         available, and         the VIU1 pins         are used as         GPIO pin.</li> <li>BT.1120 timing         (not supported)</li> <li>Lum</li> </ul>                                                                                                                                                                                                                                                                                      | <ul> <li>Four VI devices</li> <li>Configurable VI data line sequences (not supported)</li> <li>Luminance statistics (not supported)</li> </ul>                                                                                                                                                                                                                                                                                             |
| Video output (VO)   | <ul> <li>Digital output interfaces such as BT656 and BT1120 (LCD) (not supported)</li> <li>The picture in picture (PIP) is multiplexed with an SD video layer. Only the PIP with a single area is supported.</li> <li>Scaling at the HD video layer. The maximum width of the input picture is 1440 pixels during enlargement.</li> <li>Data source selection for HD data writeback. The data of the video layer or combined data of the video layer and graphics layer are selected for HD writeback.</li> </ul> | <ul> <li>Digital output interfaces such as BT656 and BT1120 (LCD) (not supported)</li> <li>The PIP is multiplexed with an SD video layer. Only the PIP with a single area is supported.</li> <li>Scaling at the HD video layer. The maximum width of the input picture is 1440 pixels during enlargement.</li> <li>Data source selection for HD data writeback. The data of the video layer and graphics layer are selected for HD writeback.</li> </ul> | <ul> <li>Digital output interfaces such as BT656 and BT1120 (LCD) (not supported)</li> <li>The PIP is multiplexed with an SD video layer. Only the PIP with a single area is supported.</li> <li>Scaling at the HD video layer. The maximum width of the input picture is 1440 pixels during enlargement.</li> <li>Data source selection for HD data writeback. The data of the video layer or combined data of the video layer and graphics layer are selected for HD writeback.</li> </ul> | <ul> <li>Digital output interfaces such as BT656 and BT1120 (LCD).</li> <li>The PIP is multiplexed with an SD video layer. The PIP with multiple areas is supported.</li> <li>Scaling at the HD video layer. The maximum width of the input picture is 1280 pixels during enlargement.</li> <li>Data source selection for HD data writeback (not supported). Only combined data of video layer and graphics layer is supported.</li> </ul> |



| Item                           | Hi3520D                                                                                                                                                                                                                                                 | Hi3515A                                                                                                                                                                                                                                                 | Hi3515C                                                                                                                                                                                                                                                  | Hi3520A                                                                                                                                                     |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Video processing               | <ul> <li>Sharpening and scaling for channel 0</li> <li>A maximum of 960-pixel image width during deinterlacing and prescaling</li> <li>Optimized algorithms for denoising, deinterlacing, and sharpening, which improves the picture quality</li> </ul> | <ul> <li>Sharpening and scaling for channel 0</li> <li>A maximum of 960-pixel image width during deinterlacing and prescaling</li> <li>Optimized algorithms for denoising, deinterlacing, and sharpening, which improves the picture quality</li> </ul> | <ul> <li>Sharpening and scaling for channel 0</li> <li>A maximum of 960-pixel image width during deinterlacing and pre-scaling</li> <li>Optimized algorithms for denoising, deinterlacing, and sharpening, which improves the picture quality</li> </ul> | <ul> <li>Sharpening and scaling for channel 0 (not supported)</li> <li>There is no limit on the image width during deinterlacing and prescaling.</li> </ul> |
| Video<br>encoding/deco<br>ding | H.264 High Profile encoding                                                                                                                                                                                                                             | H.264 High Profile encoding                                                                                                                                                                                                                             | H.264 High Profile encoding                                                                                                                                                                                                                              | H.264 High Profile<br>encoding (not<br>supported)                                                                                                           |
| Graphics                       | <ul><li>ROP (not supported)</li><li>Mirror operation (not supported)</li></ul>                                                                                                                                                                          | <ul><li>ROP (not supported)</li><li>Mirror operation<br/>(not supported)</li></ul>                                                                                                                                                                      | <ul><li>ROP (not supported)</li><li>Mirror operation (not supported)</li></ul>                                                                                                                                                                           | <ul><li>ROP (supported)</li><li>Mirror operation<br/>(supported)</li></ul>                                                                                  |
| Audio                          | Two I <sup>2</sup> S interfaces:<br>one input interface (a<br>maximum of 16 input<br>channels) and one<br>output interface                                                                                                                              | Two I <sup>2</sup> S interfaces:<br>one input interface (a<br>maximum of 16 input<br>channels) and one<br>output interface                                                                                                                              | Two I <sup>2</sup> S interfaces: one input interface (a maximum of 16 input channels) and one output interface                                                                                                                                           | Three I <sup>2</sup> S interfaces:<br>two input interfaces (a<br>maximum of 32<br>channels) and one<br>input and output<br>interface                        |
| Flash                          | SPI NOR flash                                                                                                                                                                                                                                           | SPI NOR flash                                                                                                                                                                                                                                           | SPI NOR flash                                                                                                                                                                                                                                            | SPI NOR flash and<br>NAND flash                                                                                                                             |
| DDR                            | <ul> <li>A maximum of 660<br/>MHz frequency</li> <li>A maximum of 512<br/>MB capacity</li> </ul>                                                                                                                                                        | A maximum of 600 MHz frequency     A maximum of 512 MB capacity                                                                                                                                                                                         | <ul> <li>A maximum of<br/>600 MHz<br/>frequency</li> <li>A maximum of<br/>512 MB capacity</li> </ul>                                                                                                                                                     | <ul> <li>A maximum of 620<br/>MHz frequency</li> <li>A maximum of 512<br/>MB capacity</li> </ul>                                                            |

| Item                    | Hi3520D                                                                                                                                                                                                                               | Hi3515A                                                                                                                                                                                                                         | Hi3515C                                                                                                                                                                                    | Hi3520A                                                                                                                                                   |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ethernet port           | Full-duplex mode or half-duplex mode or at 10 Mbit/s or 100 Mbit/s; duplex mode at 1000 Mbit/s (not supported)      Embedded FE PHY; physical management data input (MDI) interface or MAC reduced media-independent interface (RMII) | <ul> <li>Full-duplex mode or<br/>half-duplex mode or<br/>at 10 Mbit/s or 100<br/>Mbit/s; duplex mode<br/>at 1000 Mbit/s (not<br/>supported)</li> <li>Embedded FE PHY;<br/>physical MDI<br/>interface or MAC<br/>RMII</li> </ul> | Full-duplex mode or half-duplex mode or half-duplex mode or at 10 Mbit/s or 100 Mbit/s; duplex mode at 1000 Mbit/s (not supported)     Embedded FE PHY; physical MDI interface or MAC RMII | <ul> <li>Full-duplex mode at 10 Mbit/s, 100 Mbit/s, or 1000 Mbit/s, or half-duplex mode at 10 Mbit/s or 100 Mbit/s</li> <li>RGMII or MII mode.</li> </ul> |
| Peripheral<br>interface | <ul> <li>One serial peripheral interface (SPI), supporting two CSs.</li> <li>Two SATA 2.5 interfaces</li> <li>No secure digital input/output (SDIO) interface</li> </ul>                                                              | <ul> <li>One SPI, supporting two CSs.</li> <li>Two SATA 2.5 interfaces</li> <li>No SDIO interface</li> </ul>                                                                                                                    | <ul> <li>One SPI, supporting two CSs.</li> <li>One SATA 2.5 interface</li> <li>No SDIO interface</li> </ul>                                                                                | <ul> <li>One SPI, supporting four CSs</li> <li>One SDIO 2.0 interface, supporting a maximum of 32 GB capacity</li> </ul>                                  |
| Boot mode               | System boots only from the BOOTRAM or SPI NOR flash.                                                                                                                                                                                  | System boots only from the BOOTRAM or SPI NOR flash.                                                                                                                                                                            | System boots only<br>from the<br>BOOTRAM or<br>SPI NOR flash.                                                                                                                              | System boots from the<br>BOOTROM, SPI<br>NOR flash, or NAND<br>flash.                                                                                     |
| Chip ID                 | 0b11                                                                                                                                                                                                                                  | 0b01                                                                                                                                                                                                                            | 0b10                                                                                                                                                                                       | 0b10                                                                                                                                                      |

## 1.2 Differences Among the SDKs of the Hi3520D/Hi3515A/Hi3515C and the Hi3520A

The Hi3520D, Hi3515A, and Hi3515C use the same SDK and have the same interfaces.

Table 1-2 describes the differences among the SDKs of the Hi3520D/Hi3515A/Hi3515C and the Hi3520A.

Table 1-2 Differences among the SDKs of the Hi3520D/Hi3515A/Hi3515C and Hi3520A

| Component | Hi3520D/Hi3515A/Hi3515C | Hi3520A          |
|-----------|-------------------------|------------------|
| GCC       | The same as the Hi3520A | gcc-4.4 compiler |

| Component | Hi3520D/Hi3515A/Hi3515C                                                                                                                                                                                                                                             | Hi3520A                                          |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--|
| Linux     | The common code of the Hi3520D Linux and Hi3520A Linux is the same. However, the chip configurations of the Hi3520D and the Hi3520A are different.  The source code of the Hi3520D and Hi3515A/Hi3515C is the same.                                                 | Linux-3.0.y, supporting single-core<br>Cortex A9 |  |
| U-boot    | The common code of the Hi3520D U-boot and Hi3520A U-boot is the same. However, the chip configurations of the Hi3520D and the Hi3520A are different.  The source code of the Hi3520D and Hi3515A/Hi3515C is the same, but their configuration sheets are different. |                                                  |  |
| Driver    | The same as the Hi3520A                                                                                                                                                                                                                                             |                                                  |  |
| MPP       | The Hi3520D and Hi3520A APIs are the same. However, some APIs are restricted. For details, see Table 1-3.                                                                                                                                                           |                                                  |  |

Table 1-3 describes the API differences between the Hi3520D/Hi3515A/Hi3515C and Hi3520A by module. For details, see the *HiMPP Media Processing Software Development Reference*.

**Table 1-3** Differences of MPIs between the Hi3520D/Hi3515A/Hi3515C and Hi3520A by module

| Module                                | Change Extent of the<br>Hi3520D/Hi3515A/Hi3515C<br>Compared with the Hi3520A | Description                                                                                                                                              |
|---------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| System control                        | Same                                                                         | None                                                                                                                                                     |
| I/O bind                              | Same                                                                         | None                                                                                                                                                     |
| Video input                           | Slight different                                                             | An MPI for supporting data input in reverse sequence is added for the Hi3520D/Hi3515A/Hi3515C.  The Hi3515A/Hi3515C does not support the BT.1120 timing. |
| VO                                    | Slight different                                                             | An MPI for supporting data source selection for HD data writeback is added for the Hi3520D/Hi3515A/Hi3515C.                                              |
| Video pre-<br>processing (VPP)        | Same                                                                         | None                                                                                                                                                     |
| On-screen<br>display (OSD)<br>overlay | Same                                                                         | None                                                                                                                                                     |

| Module                         | Change Extent of the<br>Hi3520D/Hi3515A/Hi3515C<br>Compared with the Hi3520A | Description                                                                                         |
|--------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|
| Video encoding                 | Slight different                                                             | An MPI for specifying the number of encoding video frames is added for the Hi3520D/Hi3515A/Hi3515C. |
|                                |                                                                              | There are limitations on Hi3515A/Hi3515C encoding channels.                                         |
| Video decoding                 | Slight different                                                             | There are limitations on Hi3515A/Hi3515C encoding channels.                                         |
| Motion detection (MD)          | Same                                                                         | None                                                                                                |
| Intelligent video engine (IVE) | Same                                                                         | None                                                                                                |
| Audio                          | Same                                                                         | None                                                                                                |
| Frame buffer (FB)              | Same                                                                         | None                                                                                                |
| 2D acceleration module         | Same                                                                         | None                                                                                                |

## 1.3 Difference Between OSs and Drivers

Table 1-4 describes differences between the OSs and drivers of the Hi3520D/Hi3515A/Hi3515C and Hi3520A.

 $\textbf{Table 1-4} \ \text{Differences between the OSs and drivers of the Hi3520D/Hi3515A/Hi3515C} \ \text{and Hi3520A}$ 

| Item                                    | Change Extent of the Hi3520D/Hi3515A/Hi3515C<br>Compared with the Hi3520A             |
|-----------------------------------------|---------------------------------------------------------------------------------------|
| U-boot table                            | The source code related to the critical parts of the chip such as clocks is modified. |
| Kernel                                  | The source code related to the critical parts of the chip such as clocks is modified. |
| Drivers such as<br>Ethernet port driver | The source code related to the critical parts of the chip such as clocks is modified. |
| File system                             | None                                                                                  |